# Fault Injection Emulation Process on a FIR Filter

O. Ruano <sup>1</sup>, F. García-Herrero <sup>1</sup>, L.A. Aranda <sup>1</sup>, A. Sánchez-Macián <sup>1</sup>, L. Rodriguez <sup>2</sup> and J.A. Maestro <sup>1</sup>, Senior Member, IEEE

- <sup>1</sup> Universidad Antonio Nebrija; oruano@nebrija.es
- <sup>1</sup> Universidad Antonio Nebrija; fgarciahe@nebrija.es
- <sup>1</sup> Universidad Antonio Nebrija; laranda@nebrija.es
- <sup>1</sup> Universidad Antonio Nebrija; asanche@nebrija.es
- <sup>2</sup> Universidad Antonio Nebrija; lrodriguezs5@alumnos.nebrija.es
- <sup>1</sup> Universidad Antonio Nebrija; jmaestro@nebrija.es

# Step by step guide

A FIR filter is a common module which is often used in communication systems. It implements the following equation 1:

$$y[n] = \sum_{i=0}^{N-1} x[n-i] \cdot h[i]$$
(1)

where x[n] is the input signal, y[n] is the output, and h[i] are the filter coefficients [1] [2].



Figure 1 Design for the experimental setup.



Figure 2 FIR filter implementation.

In the article "Fault Injection Emulation for Systems in FPGAs: Tools, Techniques and Methodology" has been explained that the set-up structure for the fault injection process consists of a ROM, two identical circuits (CIRCUIT 1 and CIRCUIT 2) and a checker module (CKCK). Figure 1 shows a diagram of this set-up with the different components to carry out the fault injection process on a FIR filter. The ROM module to server as the input signal x[n], the twin circuits 1 and 2 with theirs output signals y1[n] and y2[n] and the checker module to look for differences. From here on, the different stages are described step by step assuming that the circuits have been concreted in two FIR filter structures like the above in Figure 2.

#### 1) Create a new Vivado project:



Figure 3 Creating main project.

# 2) Define an RTL project:



Figure 4 RTL type project.

## 3) Add the DUT HDL sources:



Figure 5 DUT sources files.

#### 4) Select a board model:



Figure 6 Board selection.

# 5) Project Summary:



Figure 7 Project summary.

## 6) Search from the IP Catalog the SEM IP core



Figure 8 SEM IP controller search.

## 7) Configure the SEM IP



Figure 9 SEM IP set-up.

8) Open the SEM IP example to generate the source files. It creates a second project with the intention to generate the source files:



Figure 10 SEM IP controller example.

9) Recycle SEM IP source files to be used in the main project:



Figure 11 Adding SEM IP source files to the project.

10) Add the SEM IP source files to complete the project final architecture:



Figure 12 Final architecture for the main project.

- 11) Adjust the SEM IP parameters with the design, in the original sem\_0\_sem\_example file, such as:
  - a. The SEM IP entity name (sem\_ip).
  - b. Some entity ports are commented, because they remain unused:

icap\_clk\_out

```
inject_strobe : in std_logic;
inject_address : in std_logic_vector(39 downto
0);
status_heartbeat : out std_logic;
status_classification : out std_logic;
status_essential : out std_logic;
```

c. Two buffer std\_logic ports are added to distribute both clock and reset signals from the SEM IP controller to the rest of the design:

: buffer std\_logic;

```
injection_done
                                                      : buffer std_logic
                                                    entity sem_ip is
                                                    port (
architecture Behavior of my_design is
                                                      --inject strobe
                                                                                            std logic:
    -- SEM IP Component
                                                      --inject_address
                                                                                    : in
                                                                                            std logic
   component sem_ip is
                                                      --status_heartbeat
                                                                                            std_logic;
                                                      --status_initialization
--status_classification
                                                                                    : out
                                                                                            std logic;
       clk
                                     std logic:
    status_observation : out std_logic;
                                                       --status_essential
                                                                                     : out
                                                                                             std logic;
       status_correction : out
                                     std_logic;
                                                    status injection
                            : out
                                     std logic;
                                                      clk
       status_uncorrectable : out
                                     std logic;
                                                      status_observation
                                                                                   : out std logic;
       monitor_tx
                  : out
                                     std_logic;
                                                      status_correction
                                                                                   : out
                                                                                           std logic;
       monitor rx
                                     std logic:
                                                      status_injection
                                                                                           std_logic;
                            : buffer std_logic;
       icap_clk_out
                                                      status uncorrectable
                                                                                   : out
                                                                                           std logic:
       injection_done
                           : buffer std_logic
                                                      monitor_tx
                                                                                   : out std_logic;
                                                      monitor_rx
                                                                                           std_logic;
                                                                                   : buffer std logic;
                                                      icap clk out
                                                      injection_done
                                                                                   : buffer std_logic
                                                    end entity sem ip;
```

Figure 13 SEM IP instanced component defined in my\_design file – SEM IP entity from sem\_0\_sem\_example file with the modifications.

These changes entail the following modifications for the example controller: sem\_0 initialization, belonging to the sem\_0\_sem\_example file (Table 1 in bold):

```
sem_0_sem_example file modified file
example\_controller: sem\_0
 port map (
status_heartbeat => open,
status_initialization => open,
status_observation => status_observation_internal,
status correction => status correction internal,
status_classification => open,
status_injection => status_injection_internal,
status_essential => open,
status_uncorrectable=>status_uncorrectable_internal,
monitor_txdata => monitor_txdata,
monitor_txwrite => monitor_txwrite,
monitor_txfull => monitor_txfull,
monitor_rxdata => monitor_rxdata,
monitor_rxread => monitor_rxread,
monitor_rxempty => monitor_rxempty,
inject_strobe => '0',
inject_address => (others => '0'),
fecc_crcerr => fecc_crcerr,
fecc_eccerr => fecc_eccerr,
fecc_eccerrsingle => fecc_eccerrsingle,
fecc_syndromevalid => fecc_syndromevalid,
fecc_syndrome => fecc_syndrome,
fecc_far => fecc_far,
fecc_synbit => fecc_synbit,
fecc_synword => fecc_synword,
icap_o => icap_o,
icap_i => icap_i,
icap_csib => icap_csib,
icap_rdwrb => icap_rdwrb,
icap_clk => icap_clk,
icap_request => icap_unused,
icap_grant => icap_grant
icap_grant <= '1';
--status_heartbeat <= status_heartbeat_internal;
--status_initialization<=status_initialization_internal;
status_observation <= status_observation_internal;
status_correction <= status_correction_internal;
--status_classification<=status_classification_internal;
status\_injection <= status\_injection\_internal;
--status_essential <= status_essential_internal;
status_uncorrectable<=not(status_uncorrectable_internal);</pre>
injection_done <= status_injection_internal;</pre>
```

Table 1 Modified sem\_0\_sem\_example file.

Also, the status\_uncorrectable signal, mapped on the reset button of the board has modified to work with negative logic:

status\_uncorrectable <= not (status\_uncorrectable\_internal);</pre>

12) Add the SEM IP constraint file to the project, from the sem\_0\_sem\_example (Table 2 and Figure 14). As can be observed in Table 2, some add-on features related to the DUT and UART placement are

added. Also, three additional commands are included regarding not to use DPS blocks, generating essential bit file (EBD), and enabling flash memory programming:

```
## Controller: Internal Timing constraints
set_max_delay 9.0 -from [get_pins
SEM/example_cfg/example_frame_ecc/*] -quiet -datapath_only
set_max_delay 20.0 -from [get_pins
SEM/example_cfg/example_frame_ecc/*] -to [all_outputs] -quiet -
datapath only
## Master Clock
create_clock -name clk -period 10.0 [get_ports clk]
set_property IOSTANDARD LVCMOS25 [get_ports clk]
## Status Pins
[get_ports status_observation]
set_property DRIVE 8
set_property SLEW FAST
                          [get_ports status_observation]
set_property IOSTANDARD LVCMOS25 [get_ports
status_observation]
set_property DRIVE 8
                        [get_ports status_correction]
set_property SLEW FAST
                          [get_ports status_correction]
set_property IOSTANDARD LVCMOS25 [get_ports
status_correction]
set_property DRIVE 8
                        [get_ports status_injection]
set_property SLEW FAST
                          [get_ports status_injection]
set_property IOSTANDARD LVCMOS25 [get_ports status_injection]
set_property DRIVE 8
                        [get_ports status_uncorrectable]
set_property SLEW FAST
                          [get_ports status_uncorrectable]
set_property IOSTANDARD LVCMOS25 [get_ports
status_uncorrectable]
set_output_delay -clock clk -10.0 [get_ports [list status_observation
status correction status injection status uncorrectable]] -max
set_output_delay -clock clk 0 [get_ports [list status_observation
status_correction status_injection status_uncorrectable]] -min
## MON Shim and Pins
[get_ports monitor_tx]
set_property DRIVE 8
set_property SLEW FAST
                            [get_ports monitor_tx]
set_property IOSTANDARD LVCMOS25
                                   [get_ports monitor_tx]
set_property IOSTANDARD LVCMOS25
                                   [get_ports monitor_rx]
set_input_delay -clock clk -max -10.0 [get_ports monitor_rx]
```

set\_input\_delay -clock clk -min 20.0 [get\_ports monitor\_rx]

[get\_ports monitor\_tx] -max

[get\_ports monitor\_tx] -min

set\_output\_delay -clock clk -10.0

set\_output\_delay -clock clk 0

```
## Logic Placement
create_pblock SEM_CONTROLLER
resize_pblock -pblock SEM_CONTROLLER -add
RAMB18_X1Y30:RAMB18_X1Y39
resize_pblock -pblock SEM_CONTROLLER -add
RAMB36_X1Y15:RAMB36_X1Y19
resize_pblock -pblock SEM_CONTROLLER -add
SLICE_X28Y75:SLICE_X35Y99
add_cells_to_pblock -pblock SEM_CONTROLLER -cells [get_cells
SEM/example_controller]
add_cells_to_pblock -pblock SEM_CONTROLLER -cells [get_cells
SEM/example_mon/*]
## Force ICAP to the required (top) site in the device.
## Force FRAME_ECC to the required (only) site in the device.
set_property LOC FRAME_ECC_X0Y0 [get_cells
SEM/example_cfg/example_frame_ecc]
set_property LOC ICAP_X0Y1
                          [get_cells
SEM/example_cfg/example_icap]
## I/O Placement
# SEM IP Ports
set_property LOC E3 [get_ports clk]
set_property LOC H17 [get_ports status_observation]
set_property LOC K15 [get_ports status_correction]
set_property LOC J13 [get_ports status_injection]
set_property LOC C17 [get_ports status_uncorrectable]
set_property LOC F16 [get_ports monitor_tx]
set_property LOC G16 [get_ports monitor_rx]
# Place My DUT
create_pblock MY_DUT
resize_pblock -pblock MY_DUT -add
SLICE_X0Y100:SLICE_X5Y149
add_cells_to_pblock -pblock MY_DUT -cells [get_cells DUT/FIR1/*]
set_property EXCLUDE_PLACEMENT true
                                     [get_pblocks
MY DUTI
set_property DONT_TOUCH true [get_cells DUT/FIR1/*]
set_property DONT_TOUCH true [get_cells DUT/ROM/*] set_property DONT_TOUCH true [get_cells DUT/FIR2/*]
set_property DONT_TOUCH true [get_cells DUT/CHCK/*]
# Place My UART
create_pblock MY_UART
resize pblock -pblock MY UART -add SLICE X0Y96:SLICE X7Y99
add_cells_to_pblock -pblock MY_UART -cells [get_cells UART]
add_cells_to_pblock -pblock MY_UART -cells [get_cells DUT/CHCK]
# DUT Serial Output
set_property DRIVE 8
                       [get_ports S_OUT]
set_property SLEW FAST
                         [get_ports S_OUT]
set_property IOSTANDARD LVCMOS25 [get_ports S_OUT]
                      [get_ports S_OUT]
set property LOC F6
## Additional XDC Commands
# Do not use DSP Blocks for the DCT
set_property USE_DSP48 no [get_cells DUT/FIR1/*]
# Generate EBD File
set_property BITSTREAM.SEU.ESSENTIALBITS yes
[current_design]
# For Flash Memory Programming
set_property BITSTREAM.CONFIG.SPI_BUSWIDTH 4
[current_design]
set_property CONFIG_MODE SPIx4
                                    [current_design]
              Table 2 Constraint file example.
```



Figure 14 Constraint file added to the project.

13) Run synthesis and implementation with Vivado. The implemented design is shown in Figure 15. If everything is correct, the bitstream can be generated via Generate Bitstream command (my\_design.bit).



Figure 15 Implemented design.

14) Hardware Manager can be opened in order to connect and program the board as it is exposed in the next two figures. It can be noticed how, in Figure 17, a bridge to send a reset signal is matched to automate the fault campaign.



Figure 16 Programming the board.



Figure 17 Board ready to work. Bridge for the reset after each fault injection.

15) A flash memory is added to automate the reconfiguration process after each injected SEU.



Figure 18 Flash memory selection.

16) Program the flash memory with the .bin file stored in the impl 1 project's folder.



Figure 19 Flash memory programmed (my\_design.bin).

17) Run the ACME tool in order to improve the fault injection in the configuration memory of the FPGA. It requires the EBD file, that is anticipated in the constraint file through,

<sup>#</sup> Generate EBD File

This file ought to be copied in the .exe directory: /ACME/x64/Release.

Based on both EBD file and the pBlocks coordinates where FIR1 has been placed,

```
create_pblock MY_DUT

resize_pblock -pblock MY_DUT -add SLICE_X0Y100:SLICE_X5Y149

add_cells_to_pblock -pblock MY_DUT -cells [get_cells DUT/FIR1/*]
```

ACME returns a file named FrameRange.txt, including a subset of 9.974 essential bits which have been translated to injection addresses for the SEM IP controller (Figure 20). These bits belong to the FIR1 filter (FIR1 in the Figure 15).



Figure 20 ACME tool chosen the number of injection.

- 18) Connect the physical Pmods accordingly to the logical mapping interfaces defined in the constraint file (SEM IP in JB and UART in JC).
- 19) Test the connection between the host computer and the device (board), through the Tera Term serial port connection.



Figure 21 (Top) SEM IP serial connection (COM8, 9600 bauds for a V\_ENABLETIME equal to 650). (Middle) DUT serial connection (COM7, 921600 bauds for UART Baud\_Count equal to 6). (Bottom) Both Terminals: Receive new-line: CR-LF (carriadge return-line feed).

20) Press the button reset on the board to initialize the emulation environment.



Figure 22 SEM IP controller ready for the injection.

21) Injecting a SEU in an arbitrary essential bit address like C000063119, and receiving the result through the COM7 (DUT's UART):



Figure 23 A performance for a single fault injection.

22) Finally, in order to carry out an exhaustive fault campaign based on the 9,974 essential bits identified by the ACME tool, it is advisable to automatize the process through a Matlab script (Figure 24) given as a result a report similar to the one in Table 3.

```
%% Injection Loop
for i = 1 to FrameRange % Number of iterations equal to number of
SEUs

% IDLE
fprintf(sp,T'); % SP full duplex serial communication for the SEM IP
fscanf(sp);

% INJECTION
fprintf(sp, ['N ' FrameRange (i,:)]);
fscanf(sp);

% OBSERVATION
fprintf(sp,'O');
    Figure 24 Example of fault injection loop in Matlab.
```

- ERROR REPORT · Total Number of Injections: 9974
...

C000048155 -> 48

C000048156 -> 49

C000048157 -> 48

C000048159 -> 48

C000048159 -> 49

```
C00004815B -> 48

C00004815D -> 48

C00004815E -> 49

C000048160 -> 48

C000048161 -> 48
```

Table 3 Error report: ASCII code 48 (0) no error; ASCII code 49 (1) error.

## References

- 1. P. Reviriego, C. Bleakley, J.A. Maestro, "Structural DMR: a Technique for Implementation of Soft Error Tolerant FIR Filters", IEEE Transactions on Circuits and Systems II (ISSN: 1549-7747), Vol. 58, No 8, August 2011, pp. 512-516.
- 2. A. V. Oppenheim and R. W. Schafer, "Discrete Time Signal Processing", Prentice Hall, 1999.